在设计编译期间未满足时序要求

时间:2017-10-15 19:38:41

标签: fpga clock timing intel-fpga quartus

我创建了一个设计,并希望编译设计以便为CPLD创建二进制文件。但是,当我尝试编译设计时,它会输出一条警告,说明时间要求未得到满足。看起来它正在抱怨下面的VHDL组件,其中外部时钟被划分为设计中其他VHDL组件使用的较低时钟频率:

entity clk_divider is
    generic (COUNTER_MAX : integer := 256000);
    port(
            clk_in  : in std_logic;
            reset   : in std_logic;
            clk_out : out std_logic
        );
end clk_divider;    

architecture Behavioral of clk_divider is

    signal signal_level : std_logic := '0';
    signal counter : integer range 0 to COUNTER_MAX := 0;

begin
    clk_divider : process (clk_in, reset)
        begin

        if (reset = '1') then
            signal_level <= '0';
            counter <= 0;
        elsif rising_edge(clk_in) then
            if (counter = COUNTER_MAX) then
                signal_level <= not(signal_level);
                counter <= 0;
            else
                counter <= counter + 1;
            end if;
        end if;
    end process;

    clk_out <= signal_level;
end Behavioral;

设计编译期间显示的严重警告消息如下所示:

Critical Warning (332012): Synopsys Design Constraints File file not found: 'monitor.sdc'. 
A Synopsys Design Constraints File is required by the TimeQuest Timing Analyzer to get proper timing constraints. 
Without it, the Compiler will not properly optimize the design.
Info (332142): No user constrained base clocks found in the design. Calling "derive_clocks -period 1.0"
Info (332105): Deriving Clocks
    Info (332105): create_clock -period 1.000 -name clk clk
    Info (332105): create_clock -period 1.000 -name clk_divider:clk_module|signal_level clk_divider:clk_module|signal_level
Info: Found TIMEQUEST_REPORT_SCRIPT_INCLUDE_DEFAULT_ANALYSIS = ON
Info: Can't run Report Timing Closure Recommendations. The current device family is not supported.
Critical Warning (332148): Timing requirements not met
Info (332146): Worst-case setup slack is -7.891
    Info (332119):     Slack       End Point TNS Clock 
    Info (332119): ========= =================== =====================
    Info (332119):    -7.891            -123.541 clk 
    Info (332119):    -1.602              -5.110 clk_divider:clk_module|signal_level 
Info (332146): Worst-case hold slack is -0.816
    Info (332119):     Slack       End Point TNS Clock 
    Info (332119): ========= =================== =====================
    Info (332119):    -0.816              -0.816 clk 
    Info (332119):     1.732               0.000 clk_divider:clk_module|signal_level 
Info (332146): Worst-case recovery slack is -4.190
    Info (332119):     Slack       End Point TNS Clock 
    Info (332119): ========= =================== =====================
    Info (332119):    -4.190             -20.950 clk_divider:clk_module|signal_level 
    Info (332119):    -3.654             -76.734 clk 
Info (332146): Worst-case removal slack is 4.320
    Info (332119):     Slack       End Point TNS Clock 
    Info (332119): ========= =================== =====================
    Info (332119):     4.320               0.000 clk 
    Info (332119):     4.856               0.000 clk_divider:clk_module|signal_level 
Info (332146): Worst-case minimum pulse width slack is -2.289
    Info (332119):     Slack       End Point TNS Clock 
    Info (332119): ========= =================== =====================
    Info (332119):    -2.289              -2.289 clk 
    Info (332119):     0.247               0.000 clk_divider:clk_module|signal_level 
Info (332001): The selected device family is not supported by the report_metastability command.
Info (332102): Design is not fully constrained for setup requirements
Info (332102): Design is not fully constrained for hold requirements

此警告消息的原因是什么?如何解决?那些松散的数字对我的设计有什么看法?

1 个答案:

答案 0 :(得分:1)

由于找不到 monitor.sdc ,Quartus尝试以1GHz(周期= 1ns)合成电路,只要日志显示以下约束。

create_clock -period 1.000 -name clk clk
create_clock -period 1.000 -name clk_divider:clk_module|signal_level clk_divider:clk_module|signal_level

第一行是clk端口(它必须位于顶级模块/实体中),第二行是signal_level信号。您可以适当地修改句点并将约束放入 monitor.sdc 。然后你应该将该文件添加到项目中。

松弛值告诉您目标与实际之间的差异。如果路径满足时序要求,则它具有正的松弛。如果不满足,则松弛是负面的。

您的目标时钟周期是1ns,但是您在关键(最差)路径上获得了-7.891ns的松弛。可实现的实际时间可以如下计算。

actual period = target period - setup slack = 1.000 - (-7.891) = 8.891ns

根据上述结果,clk可以达到8.9ns。我也会尝试更小的值,但是如果您的实际输入时钟(clk)不超过100MHz则没有必要。

signal_level期限取决于COUNTER_MAX的最小值。实际上,电路的其余部分似乎比clk_divider模块更快,因为signal_level的松弛(-1.602)更好。您可以使用clk设置相同的期间。